PPU: Difference between revisions

From NESdev Wiki
Jump to navigationJump to search
(→‎Hardware behaviors: link to our page on known versions)
m (→‎Hardware behaviors: revenge of case sensitivity)
Line 27: Line 27:
* [[:File:Ntsc timing.png|NTSC PPU frame timing diagram]]
* [[:File:Ntsc timing.png|NTSC PPU frame timing diagram]]
* [[Visual 2C02]]: A hardware-level PPU simulator
* [[Visual 2C02]]: A hardware-level PPU simulator
* [[User:Lidnariq/Known PPU Revisions|List of known PPU versions and variants]]
* [[User:Lidnariq/Known PPU revisions|List of known PPU versions and variants]]


=== Notes ===
=== Notes ===

Revision as of 06:49, 12 April 2022

The NES PPU, or Picture Processing Unit, generates a composite video signal with 240 lines of pixels, designed to be received by a television. When the Famicom chipset was designed in the early 1980s, it was considered quite an advanced 2D picture generator for video games.

It has its own address space, which typically contains 10 kilobytes of memory: 8 kilobytes of ROM or RAM on the Game Pak (possibly more with one of the common mappers) to store the shapes of background and sprite tiles, plus 2 kilobytes of RAM in the console to store a map or two. Two separate, smaller address spaces hold a palette, which controls which colors are associated to various indices, and OAM (Object Attribute Memory), which stores the position, orientation, shape, and color of the sprites, or independent moving objects. These are internal to the PPU itself, and while the palette is made of static memory, OAM uses dynamic memory (which will slowly decay if the PPU is not rendering data).

Programmer's reference (printer friendly)

Hardware behaviors

Notes

  • The NTSC video signal is made up of 262 scanlines, and 20 of those are spent in vblank state. After the program has received an NMI, it has about 2270 cycles to update the palette, sprites, and nametables as necessary before rendering begins.
  • On NTSC systems, the PPU divides the master clock by 4 while the CPU uses the master clock divided by 12. Since both clocks are fed off the same master clock, this means that there are exactly three PPU ticks per CPU cycle, with no drifting over time (though the clock alignment might vary depending on when you press the Reset button).
  • On PAL systems, the PPU divides the master clock by 5 while the CPU uses the master clock divided by 16. As a result, there are exactly 3.2 PPU ticks per CPU cycle.

See also