Taito X1-017 pinout: Difference between revisions

From NESdev Wiki
Jump to navigationJump to search
(support for two 128KB CHR ROMs)
(changed `PRG` into `CPU` for dat/address bus, renamed MS delayed pins)
Line 5: Line 5:
     (r) PRG A16 <- |01    64| -- VCC
     (r) PRG A16 <- |01    64| -- VCC
   (fw) CPU A13 -> |02    63| <- M2 (f)
   (fw) CPU A13 -> |02    63| <- M2 (f)
   (frw) PRG A8 -> |03    62| -> (PRG)
   (frw) CPU A8 -> |03    62| -> (PRG)
   (frw) PRG A7 -> |04    61| -> PRG A13 (r)
   (frw) CPU A7 -> |04    61| -> PRG A13 (r)
   (frw) PRG A9 -> |05    60| -> (PRG)
   (frw) CPU A9 -> |05    60| -> (PRG)
   (fw) CPU A14 -> |06    59| -> PRG A14 (r)
   (fw) CPU A14 -> |06    59| -> PRG A14 (r)
   (frw) PRG A11 -> |07    58| -> PRG A15 (r)
   (frw) CPU A11 -> |07    58| -> PRG A15 (r)
   (frw) PRG A6 -> |08    57| <- PRG A12 (frw)
   (frw) CPU A6 -> |08    57| <- CPU A12 (frw)
   (frw) PRG A5 -> |09    56| -- BRIDGED TO PIN 46 (C3+R2 MAYBE VCC IN)
   (frw) CPU A5 -> |09    56| -> delayed M2 by ~80ns, open collector
   (frw) PRG A10 -> |10    55| -> delayed M2
   (frw) CPU A10 -> |10    55| -> delayed M2 by ~80ns
   (frw) PRG A4 -> |11    54| -> modified M2 (only rising edge delayed)
   (frw) CPU A4 -> |11    54| -> delayed M2 by ~40ns
   (frw) PRG A3 -> |12    53| <- PRG RAM +CE (jumpered to pin 55 by default)
   (frw) CPU A3 -> |12    53| <- PRG RAM +CE (jumpered to pin 55 by default)
   (frw) PRG D7 <> |13    52| -- VCC
   (frw) CPU D7 <> |13    52| -- VCC
   (frw) PRG A2 -> |14    51| -- GND
   (frw) CPU A2 -> |14    51| -- GND
   (frw) PRG D6 <> |15    50| -- PAD2 (NC)
   (frw) CPU D6 <> |15    50| -- PAD2 (NC)
   (frw) PRG A1 -> |16    49| -- VBAT
   (frw) CPU A1 -> |16    49| -- VBAT (direct connect to positive battery terminal)
   (frw) PRG D5 <> |17    48| -- RAM VCC
   (frw) CPU D5 <> |17    48| -- RAM VCC  
   (frw) PRG A0 -> |18    47| -- GND
   (frw) CPU A0 -> |18    47| -- GND
   (frw) PRG D4 <> |19    46| -- BRIDGED TO PIN 56 (C3+R2 MAYBE VCC IN)
   (frw) CPU D4 <> |19    46| <- PRG RAM +WE (jumpered to pin 56 with C3+R2)
   (frw) PRG D0 <> |20    45| -> CHR0 /CE (lower 128KB ROM if two 128KB CHR ROMs)
   (frw) CPU D0 <> |20    45| -> CHR0 /CE (lower 128KB ROM if two 128KB CHR ROMs)
   (frw) PRG D3 <> |21    44| -> CHR1 /CE (upper 128KB ROM if two 128KB CHR ROMs)
   (frw) CPU D3 <> |21    44| -> CHR1 /CE (upper 128KB ROM if two 128KB CHR ROMs)
   (frw) PRG D1 <> |22    43| -- GND
   (frw) CPU D1 <> |22    43| -- GND
   (frw) PRG D2 <> |23    42| -> CHR A11 (r)
   (frw) CPU D2 <> |23    42| -> CHR A11 (r)
     (f) CPU R/W -> |24    41| -> CIRAM A10 (f)
     (f) CPU R/W -> |24    41| -> CIRAM A10 (f)
   (fr) /ROMSEL -> |25    40| -> CHR A17 (r)  
   (fr) /ROMSEL -> |25    40| -> CHR A17 (r)  
Line 42: Line 42:




Source: [//forums.nesdev.org/viewtopic.php?p=246369#p246369 Ice Man's forum post]
Sources:
*[//forums.nesdev.org/viewtopic.php?p=246369#p246369 Ice Man's forum post]
*[//forums.nesdev.org/viewtopic.php?f=9&t=19724 Krzysiobal's forum post]

Revision as of 23:09, 2 February 2020

Taito X1-017: 64-pin 0.6" shrink DIP (Canonically mapper 82)

                  .---\/---.
   (r) PRG A16 <- |01    64| -- VCC
  (fw) CPU A13 -> |02    63| <- M2 (f)
  (frw) CPU A8 -> |03    62| -> (PRG)
  (frw) CPU A7 -> |04    61| -> PRG A13 (r)
  (frw) CPU A9 -> |05    60| -> (PRG)
  (fw) CPU A14 -> |06    59| -> PRG A14 (r)
 (frw) CPU A11 -> |07    58| -> PRG A15 (r)
  (frw) CPU A6 -> |08    57| <- CPU A12 (frw)
  (frw) CPU A5 -> |09    56| -> delayed M2 by ~80ns, open collector
 (frw) CPU A10 -> |10    55| -> delayed M2 by ~80ns 
  (frw) CPU A4 -> |11    54| -> delayed M2 by ~40ns
  (frw) CPU A3 -> |12    53| <- PRG RAM +CE (jumpered to pin 55 by default)
  (frw) CPU D7 <> |13    52| -- VCC
  (frw) CPU A2 -> |14    51| -- GND
  (frw) CPU D6 <> |15    50| -- PAD2 (NC)
  (frw) CPU A1 -> |16    49| -- VBAT (direct connect to positive battery terminal)
  (frw) CPU D5 <> |17    48| -- RAM VCC 
  (frw) CPU A0 -> |18    47| -- GND
  (frw) CPU D4 <> |19    46| <- PRG RAM +WE (jumpered to pin 56 with C3+R2)
  (frw) CPU D0 <> |20    45| -> CHR0 /CE (lower 128KB ROM if two 128KB CHR ROMs)
  (frw) CPU D3 <> |21    44| -> CHR1 /CE (upper 128KB ROM if two 128KB CHR ROMs)
  (frw) CPU D1 <> |22    43| -- GND
  (frw) CPU D2 <> |23    42| -> CHR A11 (r)
   (f) CPU R/W -> |24    41| -> CIRAM A10 (f)
  (fr) /ROMSEL -> |25    40| -> CHR A17 (r) 
      (f) /IRQ <- |26    39| <- PPU A10 (f)
           GND -- |27    38| -> CHR A16 (r)
(PPU /RD) OR A -> |28    37| <- PPU A11 (f)
   (r) CHR A15 <- |29    36| -> CHR A10 (r)
   (r) CHR A14 <- |30    35| <- PPU A12 (f)
   (r) CHR A13 <- |31    34| -> OR Y (CHR /CE)
   (r) CHR A12 <- |32    33| <- OR B (PPU A13)
                  '--------'

Pins 60 and 62 are PRG banking pins corresponding to the two least significant bits written to the PRG banking registers. [1] However, the OEM wiring skips them.

Note that OEM PCBs swap PRG A13 with A16 and A14 with A15. [2]


Sources: